

## GENERAL DESCRIPTION

The SENIS<sup>®</sup> Fast Magnetic Angle Sensor (FAMAS) SENA2Dx is an integrated magnetic field sensor that allows the measurement of the rotation angle of the in-plane components of a magnetic field, such as that of a permanent magnet attached on-axis to a rotating shaft<sup>1</sup>. The co-integrated signal processing circuit represents a servo loop to track the external field which directly converts the angular position of the magnetic field to digital information. Thus, the angular position of the magnetic field to digital velocity are available after less than 1 µs delay time. There are three modes of operation available - fast, balanced and high resolution – to offer optimal performance for the required application.

| FEATURES:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TYPICAL APPLICATIONS:                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Contactless angle sensor 0–360°</li> <li>Hall-based principle with patented direct angle-to-digital conversion (no angle calculation necessary)</li> <li>Three selectable magnetic field strengths: low (20 mT), medium (100 mT) and high (400 mT)</li> <li>High magnetic fields of more than 500 mT do not cause damage to the sensor</li> <li>Small angle sensing volume of 100 x 100 x 10 µm<sup>3</sup></li> <li>12 bit representation of angle value, i.e. resolution 0.088°</li> <li>Fast response time, signal propagation delay &lt; 1 µs</li> <li>Measures the direction, angle and rotation speed of the magnetic field, from DC up to 400 krpm</li> <li>On-chip offset, sensitivity and angle error correction</li> <li>On-chip temperature compensation of offset and sensitivity</li> <li>Non-volatile memory for permanent configuration and correction programming</li> <li>Interfaces: 4-wire SPI (5V), Quadrature interface with Index (ABZ), Commutation signals (UVW)</li> <li>Customer programming functions (SPI) <ul> <li>Set zero rot. position</li> <li>Digital output format selection: ABZ or UVW</li> <li>Selectable resolution from 8 to 12 bit</li> <li>Angle error correction</li> <li>UVW configurable for 2, 4, 6 and 8 pole magnets</li> </ul> </li> </ul> | <ul> <li>Absolute rotary position sensor</li> <li>Motor controlled applications <ul> <li>Robotic systems</li> <li>DC brushless motors</li> <li>Motor feedback/motion control</li> <li>Rotational speed control</li> </ul> </li> <li>Optical encoder replacement</li> <li>Potentiometer replacement</li> <li>High speed machining tools</li> </ul> |

<sup>&</sup>lt;sup>1</sup> The angle sensing principle allows also for off-axis placement of the permanent magnet. This feature will be available soon.

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 1/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



# 2. TABLE OF CONTENTS

| 1.  | GENERAL DESCRIPTION 1                          |                                                    |    |  |
|-----|------------------------------------------------|----------------------------------------------------|----|--|
| 2.  | TABL                                           | E OF CONTENTS                                      | 2  |  |
| 3.  | PACK                                           | AGE INFORMATION                                    | 3  |  |
|     | 3.1                                            | Dimensions                                         | 3  |  |
|     | 3.2                                            | Pinout                                             | 4  |  |
|     | 3.3                                            | Magnetic Field Sensitivity                         | 5  |  |
| 4.  | BLOC                                           | K DIAGRAM                                          | 6  |  |
| 5.  | ABSC                                           | LUTE MAXIMUM RATINGS                               | 6  |  |
| 6.  | GLOS                                           | SARY OF TERMS                                      | 7  |  |
| 7.  | ENCO                                           | DER AND ELECTRICAL CHARACTERISTICS                 | 8  |  |
|     | 7.1                                            | Power Domain                                       | 8  |  |
|     | 7.2                                            | Digital Interface                                  | 8  |  |
|     | 7.3                                            | Angle Sensor Performance                           | 9  |  |
|     | 7.4                                            | Hall Sensor Performance                            | 9  |  |
| 8.  | SPI II                                         | ITERFACE                                           | 10 |  |
|     | 8.1                                            | Register Read/Write Access                         | 10 |  |
|     | 8.1.1                                          | Register Read Access                               | 11 |  |
|     | 8.1.2                                          | Register Write Access                              | 11 |  |
| 9.  | ОТР                                            | ACCESS AND PROGRAMMING/FUSING                      | 12 |  |
|     | 9.1                                            | OTP Programming/ Write OTP                         | 12 |  |
|     | 9.2                                            | Read OTP to SRAM Buffer                            | 13 |  |
|     | 9.3                                            | Monitor Fuse Impedance of OTP                      | 14 |  |
| 10. | R                                              | GISTERS                                            | 15 |  |
|     | 10.1                                           | Register Map                                       | 15 |  |
|     | 10.2                                           | Detailed Register Content                          | 16 |  |
|     | 10.2.                                          | 1 Spinning Phase Settings                          | 16 |  |
|     | 10.2.                                          | 2 Sensor Front-End Control                         | 16 |  |
|     | 10.2.                                          | 3 Sine, Cosine Channel Gain Correction Settings    | 17 |  |
|     | 10.2.                                          | 4 AqB/UVW Interface Control and Data Configuration | 18 |  |
|     | 10.2.5 Sensor Non-Linearity Error Compensation |                                                    | 20 |  |
|     | 10.2.                                          | 5 Clock Frequency Settings                         | 20 |  |
|     | 10.2.                                          | Operation Mode Selection and Sensor Status         | 20 |  |
|     | 10.2.                                          | 3 OTP Checksum and Key Register                    | 21 |  |
|     | 10.2.                                          | OTP_ACCESS_EN Register                             | 21 |  |
|     | 10.2.                                          | LU UTP Access Register                             | 22 |  |
|     | 10.2.                                          | Kotation Speed and Angle Measurement Register      | 23 |  |

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 2/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



## B. PACKAGE INFORMATION

The non-magnetic QFN28 package has a lead frame made of copper and the body material is a semiconductor molding epoxy. The FSV is about 0.75 mm below the surface of the package. Contact SENIS for details.

## 3.1 Dimensions



*Figure 1: Dimensions of QFN 5x5 mm<sup>2</sup> package with 28 pins. The field sensitive volume (FSV) is located at the center of the package. Not to scale* 

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 3/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



# 3.2 Pinout

| Pin<br># | Symbol    | Туре    | Direction | Description.                                                                                                                                                                                                      |
|----------|-----------|---------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 2        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 3        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 4        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 5        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 6        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 7        | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 8        | VREF      | Analog  | Out       | Bandgap reference voltage (+1.25V); bypass capacitor 100 nF to GNDA                                                                                                                                               |
| 9        | VCM       | Ground  | Power     | Virtual ground (+2.5V); bypass capacitor 100 nF to GNDA optional                                                                                                                                                  |
| 10       | GNDA      | Supply  | Power     | Ground analog                                                                                                                                                                                                     |
| 11       | VCCA      | Supply  | Power     | Internal regulated analog supply voltage (4.5V); bypass capacitors $10\mu$ F and $100$ nF to GNDA                                                                                                                 |
| 12       | VCC       | Supply  | Power     | Main supply voltage (+5V); bypass capacitors $10\mu F$ and $100\ nF$ to GNDA                                                                                                                                      |
| 13       | TEST_EN   | Digital | In        | For internal use only; do not connect                                                                                                                                                                             |
| 14       | TEST_DMUX | Digital | Out       | For internal use only; do not connect                                                                                                                                                                             |
| 15       | MCLK      | Digital | In        | SPI Master Clock                                                                                                                                                                                                  |
| 16       | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 17       | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 18       | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 19       | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 20       | -         | -       | -         | Not connected                                                                                                                                                                                                     |
| 21       | SSB       | Digital | In        | SPI Chip (Slave) Select; active-low                                                                                                                                                                               |
| 22       | MOSI      | Digital | In        | SPI Master Out Slave In                                                                                                                                                                                           |
| 23       | MISO      | Digital | Out       | SPI Master In Slave Out                                                                                                                                                                                           |
| 24       | VDD       | Supply  | Power     | Internal regulated digital supply voltage (3.3V); bypass capacitors 10 $\mu$ F and 100 nF to GNDD; Note: When programming the OTP, VDD should be driven by the host. A peak current of 100 mA should be expected. |
| 25       | GNDD      | Supply  | Power     | Ground digital                                                                                                                                                                                                    |
| 26       | Z/W       | Digital | Out       | Index signal Z/commutation signal W                                                                                                                                                                               |
| 27       | B/V       | Digital | Out       | Quadrature signal B/commutation signal V                                                                                                                                                                          |
| 28       | A/U       | Digital | Out       | Quadrature signal A/commutation signal U                                                                                                                                                                          |

Table 1: SENA2Dx pin list

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 4/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



## 3.3 Magnetic Field Sensitivity

Figure 2 shows the QFN28 package and corresponding magnetic sensitivity axis with respect to pin 1.



Figure 2: The two vertical Hall elements are sensitive in parallel to the chip/package surface.





**BLOCK DIAGRAM** 



Figure 3: Block diagram of SENA2Dx

#### 5. ABSOLUTE MAXIMUM RATINGS

| Parameter                       | Min. Rating                | Max. Rating | Unit |
|---------------------------------|----------------------------|-------------|------|
| Power supply voltage VCC        |                            | 7           | V    |
| Digital input voltage           | Digital input voltage -0.3 |             | V    |
| Shorted output current          | ted output current -50     |             | mA   |
| Storage temperature             | -50                        | 150         | °C   |
| Operation temperature           | -40                        | 125         | °C   |
| Lead temperature, 10s soldering |                            | 220         | °C   |
| ESD protection at inputs, HBM   | -2                         | 2           | kV   |
| Magnetic field                  | -6                         | 6           | Т    |

Table 2: Absolute maximal ratings

Note that exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 6/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



# 6. GLOSSARY OF TERMS

| Name, Acronym | Description                                                        |
|---------------|--------------------------------------------------------------------|
| ABZ, AqB      | Quadrature Encoder Channels, A, B Z (index; also referred to as I) |
| BW            | Band Width                                                         |
| CPOL          | Clock Polarity                                                     |
| СРНА          | Clock Phase                                                        |
| DAC           | Digital-to-Analog Converter                                        |
| ENOB          | Effective Number of Bits                                           |
| ESD           | Electrostatic Discharge                                            |
| FSV           | Field Sensitive Volume                                             |
| НВМ           | Human-body model                                                   |
| MCLK          | Master Clock                                                       |
| MISO          | Master Input Slave Output                                          |
| MOSI          | Master Output Slave Input                                          |
| MSB           | Most Significant Byte                                              |
| NSD           | Noise Spectral Density                                             |
| NVM           | Non-Volatile Memory                                                |
| ОТР           | One-Time Programmable (Memory)                                     |
| PWM           | Pulse Width Modulation                                             |
| RPM           | Round Per Minute                                                   |
| SPI           | Serial Peripheral Interface                                        |
| SRAM          | Static Random-Access Memory                                        |
| SSB           | Slave Select Low-Active                                            |
| UVW           | Commutation Signals for Brushless DC Motors                        |

Table 3: Glossary of terms

| Ref.No.: SENA2Dx DS v1.1                         |               |                                   |                                            |  |  |
|--------------------------------------------------|---------------|-----------------------------------|--------------------------------------------|--|--|
| Rev.1.4                                          |               |                                   |                                            |  |  |
| Page 7/23                                        | PHONE         | +41 43 205 26 37                  | SENIS AG                                   |  |  |
| Specifications subject to change without notice. | FAX<br>E-MAIL | +41 43 205 26 38<br>info@senis.ch | Neuhofstrasse 5a<br>6340 Baar, Switzerland |  |  |



# . ENCODER AND ELECTRICAL CHARACTERISTICS

Unless otherwise noted, the given specifications and characteristics are typical values for  $V_{CC}$ =5V and a current consumption of 16 mA.

#### 7.1 Power Domain

| Devementer                | Symbol |      | Rating | Unit |      |
|---------------------------|--------|------|--------|------|------|
| Parameter                 | Symbol | Min. | Тур.   | Max  | Unit |
| Power supply voltage      | VCC    | 4.5  | 5      | 5.5  | V    |
| Current consumption       | ICC    |      | 12     | 20   | mA   |
| Analog voltage regulator  | VCCA   |      | 4.5    |      | 4.5  |
| Digital voltage regulator | VDD    |      | 3.4    |      | V    |
| Reference voltage output  | VREF   |      | 1.13   |      | V    |
| Virtual ground            | VCM    |      | 2.42   |      | V    |

Table 4: Typical characteristics of chip power domains

## 7.2 Digital Interface

| Daramatar                 | Symbol | Rating |      |         | Unit Test Condition |                                   |
|---------------------------|--------|--------|------|---------|---------------------|-----------------------------------|
| Parameter                 | Symbol | Min.   | Тур. | Max     | Unit                | rest condition                    |
| High level input voltage  | VIH    | 3      | 3.5  | 5       | V                   | V <sub>CC</sub> =5V               |
| Low level input voltage   | VIL    | 1      | 1.5  | 2       | V                   | V <sub>CC</sub> =5V               |
| High level output voltage | VOH    |        |      | VCC-0.3 | V                   | I <sub>out</sub> =4mA             |
| Low level output voltage  | VLH    |        |      | 0.3     | V                   | I <sub>out</sub> =4mA             |
| Shorted output current    | ISHORT | -50    |      | 50      | mA                  | Output shorted to GND permanently |
| Input leakage current     | ILEAK  | -10    |      | 10      | pА                  |                                   |
| Input capacitance         | CIN    |        |      | 5       | рF                  |                                   |

Table 5: Electrical characteristics of digital IO

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        | 1.1 |  |
|--------------------------------------------------|--------|------------------|------------------------|-----|--|
| Rev.1.4                                          |        |                  |                        |     |  |
| Page 8/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |     |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |     |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |     |  |



# 7.3 Angle Sensor Performance

The overview in Table 6 shows the encoder ENOB vs. resolution, filter and spinning cycle selection. The shaded fields represent the predefined sensor operation modes High speed (8 bit res., 2 phase, no filter), Balanced (10 bit res., 2 phases, fast filter) and High precision (12 bit res., 4-phases, slow filter) chosen by defined by register FE\_CONF (section 10.2.2).

| Spinning<br>cycle | Filter selection                | de  | No filter<br>elay = <1 | μs    | Fast filter<br>BW = 32 kHz; delay 5 μs |      |      | Slow filter<br>BW = 8 kHz; delay 20 μs |      |      |
|-------------------|---------------------------------|-----|------------------------|-------|----------------------------------------|------|------|----------------------------------------|------|------|
|                   | Sensor resolution<br>sel. [bit] | 10  | 9                      | 8     | 10                                     | 10   | 10   | 12                                     | 11   | 10   |
| 2-phase           | Encoder ENOB                    | 9   | 8                      | 7     | 10                                     | 10   | 9    | 12                                     | 11   | 10   |
| spinning          | Max rotation<br>speed [rpm]     | 50k | 100k                   | >200k | 50k                                    | 100k | 200k | 50k                                    | 100k | 200k |
| 4-nhase           | Sensor resolution<br>sel. [bit] | 10  | 9                      | 8     | 10                                     | 10   | 9    | 12                                     | 12   | 12   |
| spinning          | Sensor ENOB [bit]               | 9   | 8                      | 7     | 10                                     | 9    | 8    | 12                                     | 10   | 9    |
|                   | Max rotation<br>speed [rpm]     | 25k | 50k                    | 100k  | 25k                                    | 50k  | 100k | 25k                                    | 50k  | 100k |

Table 6: Overview of sensor performance for different operation modes and spinning cycles.

| Parameter         | Min. | Тур. | Max. | Unit              |
|-------------------|------|------|------|-------------------|
| Sensor resolution | 8    | 10   | 12   | bit               |
| AqB resolution    | 256  | 1024 | 4096 | counts/revolution |
| AqB hysteresis    |      | 1    |      | count             |

Table 7: Sensor characteristics.

| Parameter            | Min. | Тур. | Max. | Unit |
|----------------------|------|------|------|------|
| Latency              | < 1  | 5    | 20   | μs   |
| Relative angle error |      |      | 0.08 | o    |

Table 8: Sensor characteristics.

## 7.4 Hall Sensor Performance

| Parameter                    | Min. | Тур.           | Max. | Unit |
|------------------------------|------|----------------|------|------|
| Magnetic field sensitivity   | 20   |                | 300  | mT   |
| Field Sensitive Volume (FSV) |      | 100 x 100 x 10 |      | μm³  |

Table 9: Electrical characteristics of digital IO

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 9/23                                        | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



## SPI INTERFACE

The SENA2Dx is compatible with SPI mode 1, active-low chip (slave) select and fixed 8-bit length. This means, that clock polarity (CPOL) equals '0' and clock phase (CPHA) equals '1', i.e. data will be transferred on the falling edge of MCLK, while '0' is the idle or inactive state of MCLK. The SENA3Dx behaves always as slave of the SPI communication interface.

| Parameter                                             | Symbol | Min. | Max. | Unit |
|-------------------------------------------------------|--------|------|------|------|
| Clock period                                          | Тср    | 30   |      | ns   |
| Setup time from SSB low to MCLK high                  | Tsc    | 100  |      | ns   |
| Hold time from SSB high to MCLK low                   | Thc    | 100  |      | ns   |
| MOSI setup time to MCLK (1->0)                        | Tsi    | 5    |      | ns   |
| MOSI Hold time to MCLK (1->0)                         | Thi    | 0    |      | ns   |
| MISO propagation time from tri-state to logic (SSB=0) | Ttr2d  |      | 10   | ns   |
| MISO propagation time from logic to tri-state (SSB=1) | Td2tr  |      | 10   | ns   |
| MISO propagation time from MCLK (1->0)                | Tdo    |      | 8    | ns   |

Table 10: SPI timing parameter



Figure 4: SPI timing parameter definitions

## 8.1 Register Read/Write Access

The access to the SPI interface is memory mapped and implemented as follows:

The first byte (8 bits) sent from the master (host; MOSI) represents a command word and includes a direction control bit (most significant bit): '0' for read and '1' for write access followed by a 7-bit address ADD (Figure 5 and Figure 6).

| Ref.No.: SENA2Dx DS v1.1<br>Rev.1.4                            |                        |                                                       |                                                        | - <b>-</b> - <b>-</b> - |
|----------------------------------------------------------------|------------------------|-------------------------------------------------------|--------------------------------------------------------|-------------------------|
| Page 10/23<br>Specifications subject to change without notice. | PHONE<br>FAX<br>E-MAIL | +41 43 205 26 37<br>+41 43 205 26 38<br>info@senis.ch | SENIS AG<br>Neuhofstrasse 5a<br>6340 Baar, Switzerland |                         |



# 8.1.1 Register Read Access

For a register read operation<sup>2</sup>, the SENA3Dx responds (MISO) - by sending the most significant bit first - the data byte (Data[ADD]) from the provided address. The addressed data is available and valid after one byte delay, following the address byte. Multiple bytes can be read sequentially - from the provided address on - in a single SPI frame, which closes with the rising SSB signal.



Figure 5: SPI communication for register read access timing diagram.

## 8.1.2 Register Write Access

The register write access starts with a leading (most significant bit) '0', followed by 7 address bits to conclude the first byte sent from the host (*Figure 6*). The second byte (or following) contains the data to write. Again, as mentioned for the register read access, also the write operation may be performed sequentially within one SPI frame for incremental addresses. Note that during the write process the MISO signal is unused, thus kept at '0'.

| SSB —  | ┐/ ,                                           |
|--------|------------------------------------------------|
| MCLK   |                                                |
| MOSI   | ADD   Data [ADD]   Data [ADD+1]   Data [ADD+N] |
| MISO — |                                                |
|        |                                                |

Figure 6: SPI Communication for register write access timing diagram

<sup>&</sup>lt;sup>2</sup> In section 10.2.11 a different SPI communication scheme for read access is shown to get the angle and rotation data only.

| Ref.No.: SENA2Dx DS v1.1<br>Rev.1.4              |        |                  |                        | - 18 <b>-</b> 7 |
|--------------------------------------------------|--------|------------------|------------------------|-----------------|
| Page 11/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |                 |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |                 |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |                 |

# OTP ACCESS AND PROGRAMMING/FUSING

Once the user is content with the sensor settings and they should be written permanently to the non-volatile OTP memory, the fusing or burning procedure can be initiated. Note that during the fusing, the digital supply voltage VDD of sensor needs to be supplied externally using a decoupling capacitance of  $10 \,\mu$ F to GND.

Only if the register OTP\_CHECKSUM and OTP\_KEY contain the right values (section 10.2.8), the OTP memory content will be loaded to the respective registers at power-up.

The two registers OTP\_ACCESS1 and 2 (address 0x13 and 0x14), shown in Table 11 and detailed in section 10.2.10, are the interface to allow manual programming and read back of the OTP memory. The register OTP\_ACCESS\_EN (address 0x11) is used to enable (value 0xA0) the access to the OTP memory through OTP\_ACCESS1 and 2. Actually, the register OTP\_ACCESS\_2 is used to encode the OTP address as follows:

OTP\_ACCESS\_2[2:0] = Bitadd, address bits within a byte OTP\_ACCESS\_2[6:0] = Byteadd, address the corresponding byte from 0x00 to 0x0F (Table 12)

There is an SRAM buffer inside the OTP to buffer data that is loaded from the OTP.

| 0      | 0                           | 1     | 1         | 1      | 0      | 0      | 1      | 0x39     |  |  |
|--------|-----------------------------|-------|-----------|--------|--------|--------|--------|----------|--|--|
| 0      | 0                           | 1     | 1         | 1      | 0      | 0      | 0      | 0x38     |  |  |
| 0      | 1                           | 0     | 0         | 0      | 1      | 0      | 0      | 0x44     |  |  |
| 0      | 1                           | 0     | 0         | 0      | 0      | 0      | 0      | 0x40     |  |  |
| unused | Comp_n                      | Ana_n | Anaburn_n | Burn_n | RW_clk | Load_p | Load_s | ex value |  |  |
| 7      | 6                           | 5     | 4         | 3      | 2      | 1      | 0      | Ť        |  |  |
|        | bit of OPT_ACCESS1 register |       |           |        |        |        |        |          |  |  |

Table 11: OTP\_ACCESS1 register; address 0x13.

# 9.1 OTP Programming/ Write OTP

The OTP programming is entirely host controlled and to write data into the OTP memory, only the bits that are '1' need to be "burned". Note that the SRAM buffer is not involved in the OTP programming. The following pseudo code details the OTP programming procedure:

Set Reg 0x11 = 0xA0, enable access to write OTP If (data\_bit\_to\_burn == 1) Set Reg 0x14 = address of bit to burn (Byteadd<<3) + Bitadd Set Reg 0x13 = 0x40, prepare to burn, Comp\_n high Set Reg 0x13 = 0x40, RW\_clk high Set Reg 0x13 = 0x40, RW\_clk low Set Reg 0x13 = 0x38, back to default, no burn

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        | 1.1 |  |
|--------------------------------------------------|--------|------------------|------------------------|-----|--|
| Rev.1.4                                          |        |                  |                        |     |  |
| Page 12/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |     |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |     |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |     |  |







## 9.2 Read OTP to SRAM Buffer

When accessing the OTP SRAM buffer through SPI (address 0x40) the host should ensure that all bits of the OTP\_ACCESS1 register are back to the default (address 0x13 to value 0x38). To read back the OTP data, the following procedure should be used:

```
Set Reg 0x11 = 0xA0, enable access to write OTP
Reg 0x13 = 0x39, Load_s high
Reg 0x13 = 0x38, Load_s low
Read from Reg address 0x40 on the 16 bytes.
```



*Figure 8: Timing diagram for OTP reading through OTP\_ACEESS registers and SRAM buffer.* 

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 13/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



## 9.3 Monitor Fuse Impedance of OTP

The fuse impedance the OTP data, the following procedure should be used:

Reg 0x13 = 0x01 or 0x39, toggle Load\_s Reg 0x13 = 0x00 or 0x38 Read from Reg 0x40 the 16 bytes.



*Figure 9: Timing diagram for OTP programming through OTP\_ACEESS registers writing.* 

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 14/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



#### **10. REGISTERS**

#### 10.1 Register Map

Table 12 shows a list of all user relevant registers. Register addresses which are not shown in the list (e.g. 0x31 to 0xFF) must not be written, since they contain data essential for the ASIC operation. The default values detailed in the list are loaded to the registers at power-up if the EEPROM data is not activated (i.e. valid check sum and key present). Note that LSB and MSB are used here for least and most significant byte respectively. Register REG\_0 to REG\_7 control the spinning current state machine and the default values are the best possible settings, thus they should not be changed.

| Register ID               | Address | Default<br>value | Mode | Meaning                                                      | NVM/OTP<br>location |
|---------------------------|---------|------------------|------|--------------------------------------------------------------|---------------------|
| REG_0                     | 0x00    | 16               | R/W  | Do not change                                                | Yes                 |
| REG_1                     | 0x01    | 18               | R/W  | Do not change                                                | Yes                 |
| REG_2                     | 0x02    | 19               | R/W  | Do not change                                                | Yes                 |
| REG_3                     | 0x03    | 17               | R/W  | Do not change                                                | Yes                 |
| REG_4                     | 0x04    | 57               | R/W  | Do not change                                                | Yes                 |
| REG_5                     | 0x05    | 60               | R/W  | Do not change                                                | Yes                 |
| REG_6                     | 0x06    | 0                | R/W  | Do not change                                                | Yes                 |
| REG_7                     | 0x07    | 0                | R/W  | Do not change                                                | Yes                 |
| FE_CONF                   | 0x08    | 2                | R/W  | Front-End control                                            | Yes                 |
| G_COMP                    | 0x09    | 136              | R/W  | Gain compensation<br>for since & cosine<br>signal path       | Yes                 |
| DATA_CONF                 | 0x0A    | 0                | R/W  | AqB control; data<br>output configuration                    | Yes                 |
| E_COMP                    | 0x0B    | 0                | R/W  | Sensor non-linearity error compensation.                     | Yes                 |
| OSC trim                  | 0x0C    | 32               | R/W  | Oscillator trim data.                                        | Yes                 |
| MODE                      | 0x0D    | 3                | R/W  | Operation mode<br>control & status                           | Yes                 |
| OTP_CHECKSUM <sup>3</sup> | 0x0E    | 0                | -    | Valid checksum<br>excepted                                   | Yes                 |
| OTP_KEY <sup>3</sup>      | 0x0F    | 0                | -    | Register value<br>should equal 0xA5 if<br>OTP should be used | Yes                 |

<sup>&</sup>lt;sup>3</sup> Only if there is a valid checksum and the valid key present in the registers, the OTP content is being used. Note that the two values are written to the OTP and since only bit value '1' can be fused, the checksum and key may be only made invalid afterward.

| Ref.No.: SENA2Dx DS v1.1                         |               |                                   |                                            |  |
|--------------------------------------------------|---------------|-----------------------------------|--------------------------------------------|--|
| Rev.1.4                                          |               |                                   |                                            |  |
| Page 15/23                                       | PHONE         | +41 43 205 26 37                  | SENIS AG                                   |  |
| Specifications subject to change without notice. | FAX<br>E-MAIL | +41 43 205 26 38<br>info@senis.ch | Neuhofstrasse 5a<br>6340 Baar, Switzerland |  |



| TEST          | 0x10 | 0  | R/W | Do not change                                                     | No |
|---------------|------|----|-----|-------------------------------------------------------------------|----|
| OTP_ACCESS_EN | 0x11 | 0  | R/W | Enable access to<br>OTP memory                                    | No |
| STATUS        | 0x12 | -  | R/W | Sensor status<br>register                                         | No |
| OTP_ACCESS1   | 0x13 | 56 | R/W | Manual control of<br>OTP memory;<br>control                       | No |
| OTP_ACCESS2   | 0x14 | 0  | R/W | Manual control of<br>OTP memory;<br>addressing                    | No |
| TEST3         | 0x20 | -  | R   | For internal use only                                             | No |
| OTP_SRAM      | 0x40 | 0  | R/W | The SRAM buffer is<br>used to read data<br>from the OTP<br>memory | No |
| ROT_SPEED     | 0x7E | -  | R   | Rotation speed data reading                                       | No |
| ANG_DATA      | 0x7F | -  | R   | Angle measurement data reading                                    | No |

Table 12: Overview register map and default settings.

# **10.2** Detailed Register Content

## 10.2.1 Spinning Phase Settings

The sequencer is configured by register values from address 0x00 to 0x07. The user should not change those values and if the data loading from the OTP memory is activated, the default values shown in Table 12 have to be used.

| Registe    | er ID | Address         | Mode | Bits | Meaning       | Default  |
|------------|-------|-----------------|------|------|---------------|----------|
| REG_0 to F | REG_7 | 0x00 to<br>0x07 | R/W  | 7:0  | Do not change | Table 12 |

Table 13: Registers for Hall element spinning current setting

## 10.2.2 Sensor Front-End Control

The SENA2Dx signal processing chain has several amplification stages, whereas three gain settings are selectable (Table 14) to adapt the sensor sensitivity and thus its linear operation range according to the magnitude of the applied magnetic field. Also, the user has the flexibility to change the encoder resolution directly and select a filter to adjust the effective sensor resolution.

| Ref.No.: SENA2Dx DS v1.1<br>Rev.1.4                            |                        |                                                       |                                                        | - 14 <b>-</b> 7 |
|----------------------------------------------------------------|------------------------|-------------------------------------------------------|--------------------------------------------------------|-----------------|
| Page 16/23<br>Specifications subject to change without notice. | PHONE<br>FAX<br>E-MAIL | +41 43 205 26 37<br>+41 43 205 26 38<br>info@senis.ch | SENIS AG<br>Neuhofstrasse 5a<br>6340 Baar, Switzerland |                 |



| Permanent magnet<br>field strength | Magnetic field range <sup>4</sup> [mT] | Sensitivity |
|------------------------------------|----------------------------------------|-------------|
| high                               | 400                                    | low         |
| moderate                           | 100                                    | medium      |
| low                                | 20                                     | high        |

Table 14: Magnetic field strength selection and corresponding magnetic field measurement ranges.

| Register ID | Address | Mode | Bits | Meaning                                                                                                                                                            | Default |
|-------------|---------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| FE_CONF     | 0x08    | R/W  | 1:0  | Magnetic field strength selection (sensitivity):<br>'00' -> low<br>'01' -> moderate<br>'1x' -> high (default)                                                      | 2       |
|             |         |      | 3:2  | Encoder resolution <sup>5</sup> selection:<br>'00' -> 10 or 12 bit (12 bit if slow filter is selected)<br>'01' -> 9 bit <sup>6</sup><br>'1x' -> 8 bit <sup>7</sup> | 0       |
|             |         |      | 4    | Spinning cycle selection:<br>'0' -> 4-phase<br>'1' -> 2-phase                                                                                                      | 0       |
|             |         |      | 5    | Not used.                                                                                                                                                          | 0       |
|             |         |      | 7:6  | Output filter data selection<br>'0' -> No filter (10 bit max)<br>'1' -> Fast filter (10 bit max)<br>'2' -> Slow filter (12 bit only)                               | 0       |

Table 15: Register settings for sensor front-end control

#### 10.2.3 Sine, Cosine Channel Gain Correction Settings

The SENA2Dx has two vertical Hall elements – X, sine and Y, cosine component of the magnetic field – and their gain may be adapted independently to correct for or compensate mismatches.

| Register ID | Address | Mode | Bits | Meaning                                                                         | Default |
|-------------|---------|------|------|---------------------------------------------------------------------------------|---------|
| G_COMP      | 0x09    | R/W  | 3:0  | Gain compensation for sine, X<br>0000 -> -1.5%<br>1000 -> 0%<br>1111 -> +1.5%   | 8       |
|             |         |      | 7:4  | Gain compensation for cosine, Y<br>0000 -> -1.5%<br>1000 -> 0%<br>1111 -> +1.5% | 8       |

Table 16: Gain correction setting for sine and cosine channel

PHONE

FAX

E-MAIL

+41 43 205 26 37

+41 43 205 26 38

info@senis.ch

<sup>&</sup>lt;sup>4</sup> The magnetic field ranges are not exact values since the device is not calibrated for this measurement.

<sup>&</sup>lt;sup>5</sup> The number of bits is adjusted by removing the corresponding LSBs. MSB are filled with '0' in case the filter output is not wide enough.

<sup>&</sup>lt;sup>6</sup> Sensor resolution is 9 bit regardless of filter selection

<sup>&</sup>lt;sup>7</sup> Sensor resolution is 8 bit regardless of filter selection



## 10.2.4 AqB/UVW Interface Control and Data Configuration

There are four different index mode options programmable (bit 1:0 of DATA\_CONF register) for the AqB interface which are shown in Figure 10 to Figure 13. The index signal appears once per revolution and the user can select its gating.



Figure 10: Ungated Index Option. The pulse width is the same as the counter data period.



Figure 11: Index gated to A option. The pulse width is the same as the signal A period.



*Figure 12: Index gated to B option. The pulse width is the same as the signal B period.* 





| Counter  | 1023 0 1 2 3 4 |
|----------|----------------|
| A output |                |
| B Output |                |
| Z Output |                |

*Figure 13: Index gated to A and B option. The pulse width equals the time when signal A and B are both high.* 

The motor commutation signals U, V and W can be adjusted according to the choice of a 1 to 4 pole pairs magnet. Figure 14 shows the UVW signals for the selection of 2 pole pairs (4 poles) during one revolution of the magnet and Table 17 details all four pole pair selection options.



*Figure 14: UVW Signals for 2 pole pair selection. One revolution is represented by 12 states with 30° each.* 

| Magnet Selection - Pole Pairs | States/Revolution | °/State |
|-------------------------------|-------------------|---------|
| 1                             | 6                 | 60      |
| 2                             | 12                | 30      |
| 3                             | 18                | 20      |
| 4                             | 24                | 15      |

Table 17: Magnet pole pair selection options and number of states and degrees per state.

| Register ID | Addres | Mode | Bits | Meaning                                                           | Default |
|-------------|--------|------|------|-------------------------------------------------------------------|---------|
|             | S      |      |      |                                                                   |         |
| DATA_CONF   | 0x0A   | R/W  | 1:0  | AqB index gating mode:                                            | 0       |
|             |        |      |      | 0-> Ungated: Z pulse lasts one data period                        |         |
|             |        |      |      | 1-> Gated to A: Z pulse width equals signal A high time           |         |
|             |        |      |      | 2-> Gated to B: Z pulse width equals signal B high time           |         |
|             |        |      |      | 3-> Gated to A and B: a pulse width equals both A and B high time |         |
|             |        |      | 3:2  | Number of pole pairs for UVW outputs:                             | 0       |
|             |        |      |      | 0 -> 1 Pole pair (2 poles)                                        |         |
|             |        |      |      | 1 -> 2 Pole pair (4 poles)                                        |         |
|             |        |      |      | 2 -> 3 Pole pair (6 poles)                                        |         |
|             |        |      |      | 3 -> 4 Pole pair (8 poles)                                        |         |

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 19/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



| Register ID | Addres | Mode | Bits | Meaning                               | Default |
|-------------|--------|------|------|---------------------------------------|---------|
|             | S      |      |      |                                       |         |
|             |        |      | 5:4  | Rotation speed measurement pre-scaler | 0       |
|             |        |      |      | 0->1                                  |         |
|             |        |      |      | 1->8                                  |         |
|             |        |      |      | 2 -> 64                               |         |
|             |        |      |      | 3 -> 512                              |         |
|             |        |      | 7:6  | Not used                              | -       |

Table 18: Data configuration setting for the AqB/UVW interface and rotation speed measurement.

#### 10.2.5 Sensor Non-Linearity Error Compensation

To improve the linearity of the sensor, an error compensation register is available to reduce the impact of poor magnet alignment with respect to the FSV. The error shows a sinusoidal pattern and there are three bits available to set the amplitude of the error compensation and one bit for the polarity of the correction signal which changes the phase by 180 degrees.

| Register ID | Address | Mode | Bits | Meaning                   | Default |
|-------------|---------|------|------|---------------------------|---------|
| E_COMP      | 0x0B    | R/W  | 2:0  | Amplitude of compensation | 0       |
|             |         |      | 3    | Polarity of compensation  | 0       |
|             |         |      | 7:4  | Not used                  | 0       |

Table 19: Error compensation register settings.

#### **10.2.6 Clock Frequency Settings**

The nominal 20 MHz clock may be trimmed by the user within the range of 10 to 30 MHz.

| Registe  | r ID | Address | Mode | Bits | Meaning                                  | Default |
|----------|------|---------|------|------|------------------------------------------|---------|
| OSC_TRIM |      | 0x0C    | R/W  | 5:0  | Trim frequency by about:<br>300kHz /step | 32      |
|          |      |         |      | 7:6  | Reserved                                 | 0       |

Table 20: Register for oscillator trimming

#### **10.2.7 Operation Mode Selection and Sensor Status**

The MODE register allows to select the operation mode of the encoder and choose the output interface. A monitoring circuit measures the magnetic field strength after power at power-up automatically. The measurement can be triggered by setting bit 7 to '1' and the result flag (weak magnetic field in XX) is updated. If the field magnitude is smaller than 20mT, the flag will be set to '1'.

| Register ID | Address | Mode | Bits | Meaning                                                                                                                                                                                                                                                         | Default |
|-------------|---------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| MODE        | 0x0D    | R/W  | 1:0  | Select operation mode of the encoder:<br>00: User defined (use values in DATA_CONF register)<br>01: High speed (8 bit res., 2 phase, no filter)<br>10: Balanced (10 bit res., 2 phases, fast filter)<br>11: High precision (12 bit res., 4 phases, slow filter) | 3       |
|             |         |      | 2    | Select digital output interface of the encoder<br>0 -> AqB<br>1 -> UVW                                                                                                                                                                                          | 0       |

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 20/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |



| Register ID | Address | Mode | Bits           | Meaning                                                            | Default |
|-------------|---------|------|----------------|--------------------------------------------------------------------|---------|
|             |         |      | 5 <sup>8</sup> | Reset zero angle position                                          | 0       |
|             |         |      | 6 <sup>8</sup> | Set current angle position as zero angle position                  | 0       |
|             |         |      | 7 <sup>8</sup> | Trigger magnetic field measurement; flag update in STATUS register | 0       |

Table 21: Register for operation mode settings.

## 10.2.8 OTP Checksum and Key Register

Registers from address 0x00 to 0x0F are used to calculate the checksum which is the two's complement sum of those registers, excluding OTP\_CHECKSUM register value (address 0xE). That means, that the OTP memory content is valid if the sum of the whole OTP equals 0. The following procedure details the checksum calculation:

1: tmp\_value = (sum of data from address 0x00 to 0x0D plus 0x0F) modulo 256

2: checksum = 256 – tmp\_value

If the OTP\_KEY register contains the valid key value 0xA5 and the OPT\_CHECKSUM register has the valid checksum value, the OTP memory is unlocked and its data is loaded to the respective registers after power-up.

| <b>Register ID</b> | Address | Mode | Bits | Meaning                                                                                                                       | Default |
|--------------------|---------|------|------|-------------------------------------------------------------------------------------------------------------------------------|---------|
| OTP_CHECKSUM       | 0x0E    | -    | 7:0  | Valid checksum: two's complement sum register<br>value from address 0x00 to 0x0F excluding the<br>OTP_CHECKSUM register value | 0       |
| OTP_KEY            | 0x0F    | -    | 7:0  | Register value 0xA5 unlocks the OTP together with a valid checksum in OTP_CHECKSUM register                                   | 0       |

Table 22: Register settings for OTP activation.

## 10.2.9 OTP\_ACCESS\_EN Register

To avoid accidental OTP access, the user has to write '101' to the OTP\_ACCESS\_EN[7:5] register. Any other value written will lead to normal register access but not OTP through registers OTP\_ACCESS1 and 2. Only of the OTP access is enabled, operations explained in section **Error! Reference source not found.** and 10.2.10 are possible.

| Register ID   | Address | Mode | Bits | Meaning                                 | Default |
|---------------|---------|------|------|-----------------------------------------|---------|
| OTP_ACCESS_EN | 0x11    | R/W  | 4:0  | Do not write                            | 0       |
|               |         |      | 7:5  | Enable OTP access if value is 5 ('101') | 0       |

Table 23: Register settings to enable access to the OTP memory through the OTP\_ACCESS1 and 2 registers.

<sup>&</sup>lt;sup>8</sup> After the operation is completed, this bit returns to '0'.

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |
|--------------------------------------------------|--------|------------------|------------------------|
| Rev.1.4                                          |        |                  |                        |
| Page 21/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |
| ·····                                            | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |





## 10.2.10 OTP Access Register

The detailed procedure to access the OTP using the OTP\_ACCESS registers is shown in chapter 9. Here, the single bits are explained which allow manual access to the OTP memory.

| Register ID              | Address | Mode | Bits | Meaning                                                                                                                                                                                                                                                | Default |
|--------------------------|---------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| OTP_ACCESS19             | 0x13    | R/W  | 0    | Load_s<br>When set to 1, initiate data transfer from<br>OTP fuses into local SRAM buffer.<br>Should be deasserted when Load_p is<br>asserted.                                                                                                          | 0       |
|                          |         | R    | 1    | Load_p<br>Set to '1' by the OTP to acknowledge<br>Load_s command. Set back to 0 to signal<br>that the data inside the SRAM buffer is ready.                                                                                                            | 0       |
|                          |         | R/W  | 2    | <b>RW_clk</b><br>OTP clock<br>A high pulse should be driven to either program the<br>fuses, or perform an analog read (in both cases, bit<br>and byte address defined in register OTP_ACCESS2).<br>A minimum of 15 μs should be guaranteed for fusing. | 0       |
|                          |         |      | 3    | Burn_n<br>Should be set to 0 in conjunction with Anaburn_n to<br>burn the fuse selected bit, addressed by the<br>OTP_ACCESS2 register.                                                                                                                 | 1       |
|                          |         |      | 4    | Anaburn_n<br>See above                                                                                                                                                                                                                                 | 1       |
|                          |         |      | 5    | Ana_n<br>Should be set to 0 (while Burn_n and Anaburn_n are<br>both 1).                                                                                                                                                                                | 1       |
|                          |         |      | 6    | Comp_n<br>0 -> the data transfer from OTP to SRAM (triggered<br>by Load_s rising edge) is done with a standard<br>reference resistor.<br>1 -> the reference resistor is increased to verify<br>proper fuse burning state.                              | 0       |
|                          |         |      | 7    | Not used.                                                                                                                                                                                                                                              | 0       |
| OTP_ACCESS2 <sup>9</sup> | 0x14    | R/W  | 2:0  | Bitadd<br>Data bit selection for fusing.<br>0=LSB<br><br>7=MSB                                                                                                                                                                                         | 0       |
|                          |         |      | 6:3  | Byteadd<br>Data byte address for burning or fuse impedance<br>monitoring.                                                                                                                                                                              | 0       |
|                          |         |      | 7    | Not used                                                                                                                                                                                                                                               | 0       |

Table 24: OTP access register settings to control OTP.

<sup>&</sup>lt;sup>9</sup> If bit 7 to 5 of register OTP\_ACCESS are not equal to '101', the write access to the register OPT\_ACCESS1 and 2 is blocked, and both return default values.

| Ref.No.: SENA2Dx DS v1.1                         |        |                  |                        |  |
|--------------------------------------------------|--------|------------------|------------------------|--|
| Rev.1.4                                          |        |                  |                        |  |
| Page 22/23                                       | PHONE  | +41 43 205 26 37 | SENIS AG               |  |
| Specifications subject to change without notice. | FAX    | +41 43 205 26 38 | Neuhofstrasse 5a       |  |
|                                                  | E-MAIL | info@senis.ch    | 6340 Baar, Switzerland |  |

# 10.2.11 Rotation Speed and Angle Measurement Register

The data readout through SPI is somewhat different from normal register read access. The rotation speed and angle measurement are sent as 2-byte data and to ensure data consistency, a register access to ROT\_SPEED and ANG\_DATA requires that four data bytes (two data bytes, status byte, read checksum byte) have to be read in one SPI frame. Figure 15 shows the SPI timing diagram of a ROT\_SPEED or ANG\_DATA register read (most significant bit of the address is '1') access. Note the one byte delay between the MOSI read command and first valid MISO data byte (MSB).

The Checksum byte for the two registers read access is calculated by the following:

checksum\_value = (sum of values: Data MSB, Data LSB , Status) modulo 256.

Thus, the user may verify if the received data is corrupt by verifying the checksum value.

| SSB —  | ٦٢                                |  |
|--------|-----------------------------------|--|
| MCLK   |                                   |  |
| MOSI   | 0xFE or 0xFF                      |  |
| MISO — | Data MSB Data LSB Status Checksum |  |

Figure 15: SPI timing diagram to read ROT\_SPEED and ANG\_DATA register data.

Calculation of rotation speed using the 16 bit counter value (ROT\_SPEED register) and pre\_scaler (DATA\_CONF[5:4]):

8 bit mode:  $\omega = 60/(counter*64*clock_period*pre_scaler)$  rpm 9 bit mode:  $\omega = 60/(counter*128*clock_period*pre_scaler)$  rpm 10 bit mode:  $\omega = 60/(counter*256*clock_period*pre_scaler)$  rpm 12 bit mode:  $\omega = 60/(counter*1024*clock_period*pre_scaler)$  rpm

Note: Clock period is typ. 50 ns.

| Register ID | Address | Mode | Meaning                                                     |
|-------------|---------|------|-------------------------------------------------------------|
| ROT_SPEED   | 0x7E    | R    | 16 bit rot. speed data, status byte, read checksum          |
| ANG_DATA    | 0x7F    | R    | 8 to 12 bit <sup>10</sup> angle data, status, read checksum |

Table 25: Rotation speed and angle measurement data registers.

<sup>&</sup>lt;sup>10</sup> If the angle data resolution is 9, 10 or 12 bit, the missing bits to fill one byte are zero padded.

| Ref.No.: SENA2Dx DS v1.1<br>Rev.1.4                            |        |                                      |                              | 11.   |
|----------------------------------------------------------------|--------|--------------------------------------|------------------------------|-------|
| Page 23/23<br>Specifications subject to change without notice. | PHONE  | +41 43 205 26 37<br>+41 43 205 26 38 | SENIS AG<br>Neuhofstrasse 5a | _ * * |
|                                                                | E-MAII | info@senis.ch                        | 6340 Baar Switzerland        |       |